# CSU22022 Computer Architecture I

#### Prof. Michael Manzke

Processor Assignment: Full Project

# Instructions for the Blackboard Submission of the Assignment

20<sup>th</sup> November 2022

Version 1.0

The "Processor Assignment: Full Project" document (CSU22022 Processor Project 2022-2023 V1.0.pdf) specifies the VHDL entities that you need to implement.

It also provides names for all the entities (e.g., RF\_Register32Bit\_XXXXXXXXX) with XXXXXXXXX as your student ID and its instantiation names (e.g., RegisterXX, XX=00 to 31; TempRegXX, XX=01 to 15) with XX as the running number of the instantiation.

The file that implements the entity must have this name (e.g., RF\_Register32Bit\_XXXXXXXXX.vhd) and the entity itself must have the same name (e.g., entity RF\_Register32Bit\_XXXXXXXX is).

Any instantiation of this entity must use the specified instantiation name (e.g., Register02: RF Register32Bit XXXXXXXX port map(...); ).

All files associated with this entity must also follow this naming convention: (e.g., RF\_Register32Bit\_XXXXXXXX.vhd

RF\_Register32Bit\_XXXXXXXX\_TB.vhd RF\_Register32Bit\_XXXXXXXX\_SchematicXX.jpg RF\_Register32Bit\_XXXXXXXX\_TDXX.jpg RF\_Register32Bit\_XXXXXXXX\_Doc.pdf)

Entities that do not comply with this naming convention will receive a zero mark.

Furthermore, the "Processor Assignment: Full Project Checklist" document (CSU22022 Processor Project 2022-2023 Checklist V1.0.pdf) specifies the order in which you must implement, test, and document the entities, e.g.

|    | RF_Mux16_32Bit_XXXXXXXX.vhd                      |  |
|----|--------------------------------------------------|--|
|    | RF_Mux16_32Bit_XXXXXXXX_TB.vhd                   |  |
| 10 | RF_Mux16_32Bit_XXXXXXXX_SchematicXX.jpg          |  |
| OT | RF_Mux16_32Bit_XXXXXXXX_TDXX.jpg                 |  |
|    | RF_Mux16_32Bit_XXXXXXXX_Doc.pdf (only if needed) |  |
|    | Is working                                       |  |

|    | RF_Mux32_32Bit_XXXXXXXX.vhd                      |  |
|----|--------------------------------------------------|--|
|    | RF_Mux32_32Bit_XXXXXXXX_TB.vhd                   |  |
|    | RF_Mux32_32Bit_XXXXXXXX_SchematicXX.jpg          |  |
| 02 | RF_Mux32_32Bit_XXXXXXXX_TDXX.jpg                 |  |
|    | RF_Mux32_32Bit_XXXXXXXX_Doc.pdf (only if needed) |  |
|    | Is working                                       |  |

Only fully implemented, tested, and documented entities should be ticked on the checklist and submitted to Blackboard. Before you make ticks for an entity, you must have all these documents: Entity\_XXXXXXXX.vhd, Entity\_XXXXXXXX\_TB.vhd, Entity\_XXXXXXXXX Entity\_SchematicXX.jpg, Entity\_XXXXXXXX\_TDXX.jpg, and Entity\_XXXXXXXX\_Doc.jpg (only if needed). Also, you must confirm that the entity is working.

Partially implemented, tested, and documented entities (e.g., the timing diagrams are not annotated) will receive a zero mark.

Partially implemented, tested, and documented entities should not be ticked on the checklist and no files for this entity should be submitted to Blackboard.

Therefore, if you ticked on the checklist and submitted the entities 01 to 07 and it transpires that you didn't annotate the timing diagrams for entity 05, you will receive a mark for entities 01 to 04 but a zero mark for the entities 05 to 07.

Please find following an example for a fully implemented, tested, and documented entities:



#### <u>RippleCarryAdder3Bit\_XXXXXXX.vhd</u>

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity RippleCarryAdder3Bit_XXXXXXXX is
  Port ( A: in STD_LOGIC_VECTOR (2 downto 0);
     B: in STD LOGIC VECTOR (2 downto 0);
     C_IN: in STD_LOGIC;
     SUM: out STD_LOGIC_VECTOR (2 downto 0);
     C_OUT : out STD_LOGIC;
     V : out STD_LOGIC);
end RippleCarryAdder3Bit_XXXXXXXX;
architecture Behavioral of RippleCarryAdder3Bit_XXXXXXXX is
COMPONENT FullAdder XXXXXXXX
  PORT(
    A: in STD_LOGIC;
    B: in STD LOGIC;
    C IN: in STD LOGIC;
    SUM: out STD_LOGIC;
    C_OUT: out STD_LOGIC
  END COMPONENT;
Signal C0_to_C1, C1_to_C2, C2_to_COut : STD_LOGIC;
begin
 -- Instantiate Full Adder Bit 0
 BITO: FullAdder_XXXXXXXX PORT MAP (
     A => A(0),
     B => B(0),
     C_IN \Rightarrow C_IN
     SUM \Rightarrow SUM(0),
     C_OUT => C0_to_C1
 -- Instantiate Full Adder Bit 1
 BIT1: FullAdder_XXXXXXXX PORT MAP (
```

```
A => A(1),
     B => B(1),
     C_IN => C0_to_C1,
     SUM \Rightarrow SUM(1),
     C_OUT => C1_to_C2
    );
 -- Instantiate Full Adder Bit 2
 BIT2: FullAdder_XXXXXXXX PORT MAP (
     A => A(2),
     B => B(2),
     C_IN => C1_to_C2,
     SUM => SUM(2),
     C_OUT => C2_to_COut
  -- Carry and Overflow
  C_OUT <= C2_to_COut
 V <= C2_to_COut XOR C1_to_C2 after 3ns;
end Behavioral:
```

You may work with other students, but you cannot share code. Sharing code is plagiarism.

#### RippleCarryAdder3Bit\_XXXXXXXX\_TB.vhd

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity RippleCarryAdder3Bit_XXXXXXXX_TB is
-- Port (); We don't need ports
end RippleCarryAdder3Bit XXXXXXXX TB;
architecture Sim of RippleCarryAdder3Bit_XXXXXXXX_TB is
-- Component Declaration for the Unit Under Test (UUT)
component\ Ripple Carry Adder 3 Bit\_XXXXXXXX
Port ( A: in STD_LOGIC_VECTOR (2 downto 0);
   B: in STD_LOGIC_VECTOR (2 downto 0);
   C_IN : in STD_LOGIC;
   SUM: out STD_LOGIC_VECTOR (2 downto 0);
   C_OUT : out STD_LOGIC;
   V: out STD LOGIC);
end component;
--Inputs
  signal A_TB: STD_LOGIC_VECTOR (2 downto 0) := (others => '0');
  signal B_TB: STD_LOGIC_VECTOR (2 downto 0) := (others => '0');
  signal C_IN_TB: STD_LOGIC:= '0';
--Outputs
  signal SUM_TB: STD_LOGIC_VECTOR (2 downto 0) := (others => '0');
```

```
signal C_OUT_TB: STD_LOGIC:= '0';
  signal V_TB: STD_LOGIC:= '0';
begin
-- Instantiate the Unit Under Test (UUT)
 uut: RippleCarryAdder3Bit_XXXXXXXX PORT MAP (
   A => A_TB,
   B \Rightarrow B_TB,
   C_IN => C_IN_TB,
   SUM => SUM_TB,
   C_OUT \Rightarrow C_OUT_TB,
   V => V_TB
   );
stim_proc: process
 begin
 -- Test Vector A
   A_TB <= "101";
   B_TB <= "110";
   C_IN_TB <= '0';
   wait for 60 ns;
 -- Test Vector B
   A_TB <= "101";
   B_TB <= "111";
   C_IN_TB <= '0';
   wait for 60 ns;
 -- Test Vector C
   A_TB <= "001";
   B_TB <= "011";
   C_IN_TB <= '0';
   wait for 60 ns;
 -- Test Vector D
   A_TB <= "001";
   B_TB <= "010";
   C_IN_TB <= '0';
   wait for 60 ns;
 -- Test Vector E
   A_TB <= "010";
   B_TB <= "110";
   C_IN_TB <= '0';
   wait for 60 ns;
```

```
-- Test Vector F, worst case propagation delay

A_TB <= "110";

B_TB <= "001";

C_IN_TB <= '1';

wait for 60 ns;

end process;
end Sim;
```

You may not use loops in your VHDL design or simulation code.

# RippleCarryAdder3Bit XXXXXXXX Doc.pdf

|                  | Ne  | Negative number + negative number with overflow flag (V-flag) |           |           |    |                          |  |  |  |  |  |  |
|------------------|-----|---------------------------------------------------------------|-----------|-----------|----|--------------------------|--|--|--|--|--|--|
|                  |     | V <=                                                          | C3 X      | OR C2     | 2  |                          |  |  |  |  |  |  |
|                  |     | 1                                                             |           |           |    |                          |  |  |  |  |  |  |
|                  |     | C3                                                            | C2        | C1        | C0 | Unsigned value           |  |  |  |  |  |  |
|                  |     | 1                                                             | 0         | 0         | 0  | Two <u>'s complement</u> |  |  |  |  |  |  |
| Λ                | Α   |                                                               | A2        | <b>A1</b> | Α0 |                          |  |  |  |  |  |  |
| $\boldsymbol{H}$ |     |                                                               | 1         | 0         | 1  | 5 -3                     |  |  |  |  |  |  |
|                  | В   |                                                               | <b>B2</b> | <b>B1</b> | В0 |                          |  |  |  |  |  |  |
|                  |     |                                                               | 1         | 1         | 0  | 6 -2                     |  |  |  |  |  |  |
|                  | +   |                                                               |           |           |    |                          |  |  |  |  |  |  |
|                  | SUM |                                                               | <b>S2</b> | <b>S1</b> | S0 |                          |  |  |  |  |  |  |
|                  |     | 1                                                             | 0         | 1         | 1  | 11 -5                    |  |  |  |  |  |  |

| Neg | Negative number + negative number without overflow flag (V-flag) |           |           |    |                          |  |  |  |  |  |
|-----|------------------------------------------------------------------|-----------|-----------|----|--------------------------|--|--|--|--|--|
|     | V <=                                                             | C3 X      | OR C2     | 2  |                          |  |  |  |  |  |
|     | 0                                                                |           |           |    |                          |  |  |  |  |  |
|     | <b>C3</b>                                                        | C2        | C1        | C0 | Unsigned value           |  |  |  |  |  |
|     | 1                                                                | 1         | 1         | 0  | Two <u>'s complement</u> |  |  |  |  |  |
| Α   |                                                                  | <b>A2</b> | <b>A1</b> | Α0 |                          |  |  |  |  |  |
|     |                                                                  | 1         | 0         | 1  | 5 -3                     |  |  |  |  |  |
| В   |                                                                  | <b>B2</b> | <b>B1</b> | В0 |                          |  |  |  |  |  |
|     |                                                                  | 1         | 1         | 1  | 7 -1                     |  |  |  |  |  |
| +   |                                                                  |           |           |    |                          |  |  |  |  |  |
| SUM |                                                                  | <b>S2</b> | <b>S1</b> | S0 |                          |  |  |  |  |  |
|     | 1                                                                | 1         | 0         | 0  | 12 -4                    |  |  |  |  |  |

| Р   |           | e nun     |           |    | ive number with overflow flag (V-flag) |
|-----|-----------|-----------|-----------|----|----------------------------------------|
|     | 1         |           |           |    |                                        |
|     | <b>C3</b> | C2        | C1        | C0 | Unsigned value                         |
|     | 0         | 1         | 1         | 0  | Two's complement                       |
| Α   |           | <b>A2</b> | <b>A1</b> | Α0 |                                        |
|     |           | 0         | 0         | 1  |                                        |
| В   |           | B2        | <b>B1</b> | В0 |                                        |
|     |           | 0         | 1         | 1  | 3 3                                    |
| +   |           |           |           |    |                                        |
| SUM |           | <b>S2</b> | <b>S1</b> | S0 |                                        |
|     | 0         | 1         | 0         | 0  | 4 -4                                   |

| Po  |    | numb      |           |    | e number without overflow flag (V-flag) |
|-----|----|-----------|-----------|----|-----------------------------------------|
|     | С3 | C2        | <b>C1</b> | C0 | Unsigned value                          |
|     | 0  | 0         | 0         | 0  | Two <u>'s complement</u>                |
| A   |    | <b>A2</b> | <b>A1</b> | Α0 |                                         |
|     |    | 0         | 0         | 1  | 1 1                                     |
| В   |    | <b>B2</b> | <b>B1</b> | В0 |                                         |
|     |    | 0         | 1         | 0  | 2 2                                     |
| +   |    |           |           |    |                                         |
| SUM |    | <b>S2</b> | <b>S1</b> | S0 |                                         |
|     | 0  | 0         | 1         | 1  | 3 3                                     |

| Pos | V <=      | numb      |            |    | ve number without overflow flag (V-flag) |
|-----|-----------|-----------|------------|----|------------------------------------------|
|     | 0         | 63        | <b>C</b> 4 | -  | Harden advalva                           |
|     | <b>C3</b> | C2        | C1         | C0 | Unsigned value                           |
|     | 1         | 1         | 0          | 0  | Two <u>'s complement</u>                 |
| Α   |           | <b>A2</b> | <b>A1</b>  | Α0 |                                          |
|     |           | 0         | 1          | 0  | 2 2                                      |
| В   |           | <b>B2</b> | <b>B1</b>  | В0 |                                          |
|     |           | 1         | 1          | 0  | 6 -2                                     |
| +   |           |           |            |    |                                          |
| SUM |           | <b>S2</b> | <b>S1</b>  | S0 |                                          |
|     | 1         | 0         | 0          | 0  | 8 0                                      |

| Nag | gative    |           |           | _  | ve number without overflow flag (V-flag) |
|-----|-----------|-----------|-----------|----|------------------------------------------|
|     | V <=      | C3 X      |           |    | propagation delay, C0 is set             |
|     | 0         |           |           |    |                                          |
|     | <b>C3</b> | C2        | C1        | C0 | Unsigned value                           |
|     | 1         | 1         | 1         | 1  | Two's complement                         |
| Α   |           | <b>A2</b> | <b>A1</b> | Α0 |                                          |
|     |           | 1         | 1         | 0  | 6 -2                                     |
| В   |           | B2        | B1        | В0 |                                          |
|     |           | 0         | 0         | 1  | 1 1                                      |
| +   |           |           |           |    |                                          |
| SUM |           | <b>S2</b> | <b>S1</b> | S0 |                                          |
|     | 1         | 0         | 0         | 0  | 8 0 C0 = 1 Important                     |

Depending on the complexity of you testbench you may need a separate document (e.g., RippleCarryAdder3Bit \_XXXXXXXX \_Doc.pdf) to specify the evaluation of your VHDL design. Otherwise, you can do this on the waveform screenshot, but the waveform screenshot must be in the JPG-file format.

## RippleCarryAdder3Bit \_XXXXXXXX\_TD01.jpg



You must take a screenshot of the waveform and save it in the JPG-file format. Important, you must annotate the waveform. In this case with reference to the RippleCarryAdder3Bit \_XXXXXXXX \_Doc.pdf document.

# RippleCarryAdder3Bit\_XXXXXXXX Schematic01.jpg



You must take a screenshot of the schematic and save it in the JPG-file format.

### RippleCarryAdder3Bit\_XXXXXXXX\_\_Schematic02.jpg



You must take a screenshot of the schematic and save it in the JPGfile format.

Furthermore, all entities must be tested according to the Simulation Procedure (CSU22022 Processor Project 2022-2023 Simulation Procedure V1.0).

All files must be submitted to Blackboard as individual files, no zipfiles.

You must print this checklist, tick the boxes, sign it, and submit it with your milestone assignment to Blackboard.

#### All files must be submitted in the checklist order:

```
RF_Mux16_32Bit_XXXXXXXX.vhd
RF_Mux16_32Bit_XXXXXXXXX_TB.vhd
RF_Mux16_32Bit_XXXXXXXXX_SchematicXX.jpg
RF_Mux16_32Bit_XXXXXXXXX_TDXX.jpg
RF_Mux16_32Bit_XXXXXXXXX_Doc.jpg
RF_Mux32_32Bit_XXXXXXXXX.vhd
RF_Mux32_32Bit_XXXXXXXXX_TB.vhd
RF_Mux32_32Bit_XXXXXXXXX_SchematicXX.jpg
RF_Mux32_32Bit_XXXXXXXXX_TDXX.jpg
RF_Mux32_32Bit_XXXXXXXXX_Doc.jpg

•
•
•
```

CSU22022 Processor Project 2022-2023 Checklist V1.0.pdf